返回到 VLSI CAD Part II: Layout
University of Illinois Urbana-Champaign

VLSI CAD Part II: Layout

You should complete the VLSI CAD Part I: Logic course before beginning this course. A modern VLSI chip is a remarkably complex beast: billions of transistors, millions of logic gates deployed for computation and control, big blocks of memory, embedded blocks of pre-designed functions designed by third parties (called “intellectual property” or IP blocks). How do people manage to design these complicated chips? Answer: a sequence of computer aided design (CAD) tools takes an abstract description of the chip, and refines it step-wise to a final design. This class focuses on the major design tools used in the creation of an Application Specific Integrated Circuit (ASIC) or System on Chip (SoC) design. Our focus in this part of the course is on the key logical and geometric representations that make it possible to map from logic to layout, and in particular, to place, route, and evaluate the timing of large logic networks. Our goal is for students to understand how the tools themselves work, at the level of their fundamental algorithms and data structures. Topics covered will include: technology mapping, timing analysis, and ASIC placement and routing. Recommended Background: Programming experience (C, C++, Java, Python, etc.) and basic knowledge of data structures and algorithms (especially recursive algorithms). An understanding of basic digital design: Boolean algebra, Kmaps, gates and flip flops, finite state machine design. Linear algebra and calculus at the level of a junior or senior in engineering. Elementary knowledge of RC linear circuits (at the level of an introductory physics class).

状态:Application Specific Integrated Circuits
状态:Computational Logic
中级课程小时

精选评论

SM

5.0评论日期:Jun 18, 2020

Great great great course. Highly recommended for people interested in VLSI CAD design.

NS

5.0评论日期:Jun 15, 2020

This course is good for anyone who wants himself in the EDA industry. The teacher is very passionate and engaging, the content is thorough and well prepared.

DS

5.0评论日期:Sep 22, 2019

An awesome course which I can put to great use in my academic life.

AL

5.0评论日期:Oct 20, 2018

Great basic overview of the core design principles for EDA

GS

5.0评论日期:Apr 23, 2020

Nicely explained and well structured course and the best part of the course is the way of teaching and assignment ..Keep learning and keep growing..

SK

5.0评论日期:Jul 13, 2021

Very well curated course! It is exhaustive in terms of the invigorating assignments and the lucid explanations help satiate the curiosity about the journey from Logic->Layout in VLSI.

SR

5.0评论日期:Sep 10, 2023

Excellent course. Learn really a lot. Instructor is sea of knowledge. Loved it :)

NN

5.0评论日期:Aug 20, 2022

this course was assum thanking you coursera for given this wondarful opportinuty.

VR

4.0评论日期:Sep 8, 2020

With this course, I'm delighted with the progress I did. I learnt a lot from the course. The assignments were good to review our knowledge.

ST

5.0评论日期:Jun 21, 2020

Excellent ; every on who's specialisation is VLSI has to do this course;

MM

5.0评论日期:May 13, 2020

It was a great course, I learned a lot of new things from it. And the presentation and explanation of concepts by Prof. Rob A. Rutenbar were amazing!!!

VA

4.0评论日期:Apr 11, 2024

Great course covering all the fundamentals needed for the subject with a little bit challenging set of assignments to make you understand the subject matters.

所有审阅

显示:20/55

Tanj Bennett
3.0
评论日期:Jan 1, 2022
Divyang Thakkar
5.0
评论日期:Jul 7, 2019
Mohammad Hizzani
4.0
评论日期:Sep 1, 2018
Naman Sharma
5.0
评论日期:Jun 16, 2020
girisubash arla
5.0
评论日期:Nov 1, 2022
Venkata Krishna M
5.0
评论日期:Aug 13, 2020
shant C
5.0
评论日期:May 27, 2020
Robin Martens
5.0
评论日期:Dec 29, 2018
Mahesh Jasti
5.0
评论日期:Jan 1, 2021
Gaurav Kumar
5.0
评论日期:May 2, 2021
Shanvi Kukreti
5.0
评论日期:Jul 14, 2021
Mythili M
5.0
评论日期:May 14, 2020
Gourav Saini
5.0
评论日期:Apr 24, 2020
Chang-Hun Kim
5.0
评论日期:Mar 18, 2021
Azwad Tamir
5.0
评论日期:Jun 14, 2020
Satyajit Mondal
5.0
评论日期:Jun 27, 2023
Vincent TABLEAU ROCHE
5.0
评论日期:May 30, 2020
kanishk jeet
5.0
评论日期:Jul 29, 2019
Sujoy Mondal
5.0
评论日期:Jun 19, 2020
Saleh Rashid
5.0
评论日期:Sep 11, 2023