This course provides a comprehensive exploration of CMOS VLSI design and simulation, covering IC technology, CMOS structures, historical timelines, processor intricacies, MOS transistor design, non-ideal characteristics, power dissipation, low-power design techniques, and practical insights into CMOS logic gates. Participants will delve into fundamental components and circuit design in the "Analog Circuit CMOS Chip Design and Simulation" module, using the Electric VLSI EDA tool. This includes stick diagrams, tool installation and usage, and hands-on experience in schematic/layout representations, enhancing electronic circuit design proficiency. In the "Digital Circuit CMOS Chip Design and Simulation" module, participants create systematic workflows for schematic/layout designs using the Electric VLSI EDA tool. The curriculum covers logic gates, and half adder circuits, providing a holistic understanding of CMOS logic circuit design. Throughout the course, participants acquire a robust skill set, combining theoretical knowledge with practical expertise in CMOS VLSI design and simulation.
通过 Coursera Plus 提高技能,仅需 239 美元/年(原价 399 美元)。立即节省

VLSI Chip Design and Simulation with Electric VLSI EDA Tool
6,510 人已注册
包含在 中
38 条评论
推荐体验
推荐体验
中级
Professionals in CMOS VLSI Design Department, IC Technology Department, and Semiconductor Manufacturing Department.
38 条评论
推荐体验
推荐体验
中级
Professionals in CMOS VLSI Design Department, IC Technology Department, and Semiconductor Manufacturing Department.
要了解的详细信息

添加到您的领英档案
3 项作业
了解顶级公司的员工如何掌握热门技能

积累特定领域的专业知识
- 向行业专家学习新概念
- 获得对主题或工具的基础理解
- 通过实践项目培养工作相关技能
- 获得可共享的职业证书

该课程共有3个模块
This module provides a thorough introduction to CMOS structures and functionality, exploring IC technology advantages. It covers the historical timeline of IC technology, Moore's Law, and technology scaling. Participants delve into the crucial role of processors and the intricate process of crafting Integrated Chips from Silica Sand, spanning various stages. The module explores MOS transistor design intricacies, covering types and operational modes. It discusses characteristics of ideal and non-ideal transistors, including diverse leakage types. Factors impacting transistor performance, like temperature sensitivity and environmental variations, are explored. The curriculum covers CMOS transistors design, CMOS inverter design, and analysis of power dissipation, noise margin, and propagation delay in CMOS designs, encompassing power dissipation aspects and mechanisms. The module investigates leakage current sources, low-power design benefits, and factors influencing power consumption. Power reduction techniques, including Dynamic Voltage and Frequency Scaling (DVFS), power gating, and strategies for mitigating short-circuit power consumption, are included. Emphasis is on ultra-low power circuit design, power reduction, and optimization techniques for a holistic understanding of energy-efficient design principles. The module concludes with an overview of CMOS logic gates, addressing PMOS and NMOS transistors design intricacies, series/parallel connections configurations, and practical insights into designing logic gates using CMOS networks.
涵盖的内容
18个视频3篇阅读材料1个作业
18个视频• 总计162分钟
- About the Specialization• 3分钟
- About the Course• 6分钟
- Introduction to IC Technology - Part 1 • 6分钟
- Introduction to IC Technology - Part 2• 9分钟
- Making of Integrated Chips from Silica Sand• 9分钟
- Basics of MOS Transistor• 13分钟
- Non-Ideal MOS Transistor Characteristics Part I - A• 6分钟
- Non-Ideal MOS Transistor Characteristics Part I - B• 7分钟
- Non-Ideal MOS Transistor Charcteristics Part II • 12分钟
- Basics of CMOS Inverter• 12分钟
- Dynamic Power Dissipation in CMOS Inverter• 11分钟
- Static Power Dissipation in CMOS Inverter• 11分钟
- Low-Power Design Techniques Part I - A• 5分钟
- Low-Power Design Techniques Part I - B• 10分钟
- Low-Power Design Techniques Part II• 10分钟
- Low-Power Design Techniques Part III• 12分钟
- CMOS Logic Circuits - Part I• 10分钟
- CMOS Logic Circuits - Part II• 9分钟
3篇阅读材料• 总计30分钟
- Specialization Reading• 10分钟
- Course Reading• 10分钟
- Course Glossary• 10分钟
1个作业• 总计30分钟
- Assessment on Introduction to CMOS VLSI• 30分钟
This module immerses participants in the schematic and layout design of fundamental components and circuits. It commences by introducing the fundamentals of stick diagrams, outlining the rules governing stick diagram and layout design, and providing a practical example for both stick and layout design. Subsequently, the module elucidates the installation process and step-by-step procedures for utilizing the Electric VLSI EDA tool. A comprehensive overview of the tool's built-in functions is provided, along with essential checks and waveform simulation. The module also covers the integration of LTspice with Electric VLSI EDA Tool, enhancing participants proficiency in design exploration. Furthermore, the module offers a concise introduction and procedural guidelines for designing schematic and layout representations of various electronic circuits, including PMOS, NMOS, CMOS inverter, Common Source Amplifier, Common Drain Amplifier, and a three-stage oscillator. Participants gain hands-on experience in representation, simulation, and 3D visualization of layout designs for these circuits. The procedures encompass Design Rule Checking (DRC) and Electrical Rule Checking (ERC), followed by NCC checks to ensure the practical implementation of the designs. This comprehensive approach ensures that participants not only grasp theoretical concepts but also acquire practical skills in the design and verification of electronic circuits using EDA tools.
涵盖的内容
34个视频1个作业
34个视频• 总计295分钟
- Basics Stick Diagram and layout Design Rules for CMOS Design - Part 1 • 7分钟
- Basics Stick Diagram and layout Design Rules for CMOS Design - Part 2• 10分钟
- Introduction to Electric VLSI EDA Tool Installation and its features - Part 1 • 8分钟
- Introduction to Electric VLSI EDA Tool Installation and its features - Part 2 • 8分钟
- Introduction to Electric VLSI EDA Tool Installation and its features - Part 3• 9分钟
- Introduction to Electric VLSI EDA Tool Installation and its features - Part 4• 12分钟
- Design of Schematic, Layout and Simulation of PMOS Transistor Current-voltage Characteristics Using Electric VLSI EDA Tool Part 1 • 5分钟
- Design of Schematic, Layout and Simulation of PMOS Transistor Current-voltage Characteristics Using Electric VLSI EDA Tool Part 2• 12分钟
- Design of Schematic, Layout and Simulation of PMOS Transistor Current-voltage Characteristics Using Electric VLSI EDA Tool Part 3• 10分钟
- Design of Schematic, Layout and Simulation of PMOS Transistor Current-voltage Characteristics Using Electric VLSI EDA Tool Part 4• 8分钟
- Design of Schematic, Layout and Simulation of NMOS Transistor Current-voltage Characteristics Using Electric VLSI EDA Tool Part 1 • 6分钟
- Design of Schematic, Layout and Simulation of NMOS Transistor Current-voltage Characteristics Using Electric VLSI EDA Tool Part 2• 9分钟
- Design of Schematic, Layout and Simulation of NMOS Transistor Current-voltage Characteristics Using Electric VLSI EDA Tool Part 3• 8分钟
- Design of Schematic, Layout and Simulation of NMOS Transistor Current-voltage Characteristics Using Electric VLSI EDA Tool Part 4• 8分钟
- Design of Schematic and Simulation of CMOS Inverter Using Electric VLSI EDA Tool - Part 1• 8分钟
- Design of Schematic and Simulation of CMOS Inverter Using Electric VLSI EDA Tool - Part 2 • 10分钟
- Design of Schematic and Simulation of CMOS Inverter Using Electric VLSI EDA Tool - Part 3 • 8分钟
- Design of Layout and Simulation of CMOS Inverter Using Electric VLSI EDA Tool Part - 1 • 11分钟
- Design of Layout and Simulation of CMOS Inverter Using Electric VLSI EDA Tool Part - 2 • 14分钟
- Design of Schematic and Simulation of Common Source Amplifier Using Electric VLSI EDA Tool Part 1 • 6分钟
- Design of Schematic and Simulation of Common Source Amplifier Using Electric VLSI EDA Tool Part 2 • 8分钟
- Design of Schematic and Simulation of Common Source Amplifier Using Electric VLSI EDA Tool Part 3• 8分钟
- Design of Layout and Simulation of Common Source Amplifier Using Electric VLSI EDA Tool Part 1 • 11分钟
- Design of Layout and Simulation of Common Source Amplifier Using Electric VLSI EDA Tool Part 2 • 7分钟
- Design of Layout and Simulation of Common Source Amplifier Using Electric VLSI EDA Tool Part 3 • 9分钟
- Design of Schematic and Simulation of Common Drain Amplifier Using Electric VLSI EDA Tool Part 1 • 6分钟
- Design of Schematic and Simulation of Common Drain Amplifier Using Electric VLSI EDA Tool Part 2 • 8分钟
- Design of Schematic and Simulation of Common Drain Amplifier Using Electric VLSI EDA Tool Part 3 • 9分钟
- Design of Layout and Simulation of Common Drain Amplifier Using Electric VLSI EDA Tool Part 1 • 9分钟
- Design of Layout and Simulation of Common Drain Amplifier Using Electric VLSI EDA Tool Part 2 • 9分钟
- Design of Schematic and Simulation of Three Stage Oscillator Using Electric VLSI EDA Tool Part 1 • 10分钟
- Design of Schematic and Simulation of Three Stage Oscillator Using Electric VLSI EDA Tool Part 2• 8分钟
- Design of Layout and Simulation of Three Stage Oscillator Using Electric VLSI EDA Tool Part 1 • 8分钟
- Design of Layout and Simulation of Three Stage Oscillator Using Electric VLSI EDA Tool Part 2 • 8分钟
1个作业• 总计30分钟
- Assessment on Analog Circuit CMOS Chip Design and Simulation Using Electric VLSI EDA Tool • 30分钟
This module is designed to offer participants a deeper understanding of the schematic and layout design of various CMOS logic circuits. It guides participants through the process of creating a new cell in a predefined library, allowing them to choose between "schematic or layout" as the design approach. Emphasizing a systematic workflow, the module highlights that each design initiates with a schematic cell, subject to Design Rule Checking (DRC) at each step to assess the hierarchy of representations. The design is then simulated, and its characteristics are defined through waveform analysis. Participants will acquire the skills to craft the layout of schematic circuits, incorporating thorough checks such as DRC, Electrical Rule Checking (ERC), and Netlist-to-Component Connectivity (NCC) at the final stage. These checks ensure alignment between the designed layout and schematic, affirming the practical viability of the circuit. The module specifically covers the design of AND gate, OR gate, their complementary gates, XOR gate, and half adder circuits using the Electric VLSI EDA Tool and their characteristic verifications are done through LT spice software.
涵盖的内容
24个视频1个作业
24个视频• 总计237分钟
- Design of Schematic and Simulation of CMOS NAND Gate Using Electric VLSI EDA Tool - Part 1• 12分钟
- Design of Schematic and Simulation of CMOS NAND Gate Using Electric VLSI EDA Tool - Part 2• 10分钟
- Design of Layout and Simulation of CMOS NAND Gate Using Electric VLSI EDA Tool - Part 1 • 12分钟
- Design of Layout and Simulation of CMOS NAND Gate Using Electric VLSI EDA Tool - Part 2• 13分钟
- Design of Layout and Simulation of CMOS NAND Gate Using Electric VLSI EDA Tool - Part 3• 10分钟
- Design of Schematic and Simulation of CMOS AND Gate Using Electric VLSI EDA Tool• 10分钟
- Design of Layout and Simulation of CMOS AND Gate Using Electric VLSI EDA Tool• 11分钟
- Design of Schematic and Simulation of NOR Gate Using Electric VLSI EDA Tool - Part 1 • 11分钟
- Design of Schematic and Simulation of NOR Gate Using Electric VLSI EDA Tool - Part 2 • 10分钟
- Design of Layout and Simulation of NOR Gate Using Electric VLSI EDA Tool - Part 1 • 12分钟
- Design of Layout and Simulation of NOR Gate Using Electric VLSI EDA Tool - Part 2 • 13分钟
- Design of Schematic and Simulation of OR Gate Using Electric VLSI EDA Tool - Part 1 • 10分钟
- Design of Schematic and Simulation of OR Gate Using Electric VLSI EDA Tool - Part 2• 8分钟
- Design of Layout and Simulation of OR Gate Using Electric VLSI EDA Tool - Part 1 • 8分钟
- Design of Layout and Simulation of OR Gate Using Electric VLSI EDA Tool - Part 2 • 6分钟
- Design of Schematic and Simulation of XOR Gate Using Electric VLSI EDA Tool - Part 1 • 10分钟
- Design of Schematic and Simulation of XOR Gate Using Electric VLSI EDA Tool - Part 2 • 10分钟
- Design of Layout and Simulation of XOR Gate Using Electric VLSI EDA Tool - Part 1 • 10分钟
- Design of Layout and Simulation of XOR Gate Using Electric VLSI EDA Tool - Part 2• 8分钟
- Design of Layout and Simulation of XOR Gate Using Electric VLSI EDA Tool - Part 3• 9分钟
- Design of Schematic and Simulation of Half Adder Using Electric VLSI EDA Tool - Part 1 • 8分钟
- Design of Schematic and Simulation of Half Adder Using Electric VLSI EDA Tool - Part 2• 10分钟
- Design of Layout and Simulation of Half Adder Using Electric VLSI EDA Tool - Part 1 • 8分钟
- Design of Layout and Simulation of Half Adder Using Electric VLSI EDA Tool - Part 2 • 10分钟
1个作业• 总计30分钟
- Assessment on Digital Circuit CMOS Chip Design and Simulation Using Electric VLSI EDA Tool• 30分钟
获得职业证书
将此证书添加到您的 LinkedIn 个人资料、简历或履历中。在社交媒体和绩效考核中分享。
位教师
授课教师评分
我们要求所有学生根据授课教师的教学风格和质量提供对授课教师的反馈。

提供方

提供方

Larsen & Toubro popularly known as L&T is an Indian Multinational conglomerate. L&T has over 8 decades of expertise in executing some of the most complex projects including the World's tallest statue - the Statue of Unity. L&T has a wide portfolio that includes engineering, construction, manufacturing, realty, ship building, defense, aerospace, IT & financial services. L&T EduTech is a e learning platform within the L&T Group, that offers courses that are curated & delivered by industry experts. In the world of engineering and technology, change and advancements are happening at the speed of light. Academia needs to keep pace with this change and career professionals need to adapt. This is the need gap L&T EduTech will fill. The vision for L&T EduTech is to be the bridge between academia and industry, between career professionals and ever-changing technology. L&T EduTech firmly believes that, only when these need gaps are filled, will we have truly empowered and knowledgeable workforce that will lead India in the future.
从 Electrical Engineering 浏览更多内容

课程
LL&T EduTech
课程

课程
人们为什么选择 Coursera 来帮助自己实现职业发展

Felipe M.

Jennifer J.

Larry W.

Chaitanya A.
学生评论
38 条评论
- 5 stars
57.89%
- 4 stars
34.21%
- 3 stars
7.89%
- 2 stars
0%
- 1 star
0%
显示 3/38 个
已于 Feb 14, 2025审阅
It's useful know the practical implimentation and simulation of electric vlsi eda tool.
常见问题
To access the course materials, assignments and to earn a Certificate, you will need to purchase the Certificate experience when you enroll in a course. You can try a Free Trial instead, or apply for Financial Aid. The course may offer 'Full Course, No Certificate' instead. This option lets you see all course materials, submit required assessments, and get a final grade. This also means that you will not be able to purchase a Certificate experience.
When you enroll in the course, you get access to all of the courses in the Specialization, and you earn a certificate when you complete the work. Your electronic Certificate will be added to your Accomplishments page - from there, you can print your Certificate or add it to your LinkedIn profile.
Yes. In select learning programs, you can apply for financial aid or a scholarship if you can’t afford the enrollment fee. If fin aid or scholarship is available for your learning program selection, you’ll find a link to apply on the description page.
更多问题
提供助学金,

